## **Special - LMX Seminar**

## Laura Bégon-Lours

Department of Information Technology and Electrical Engineering, ETH Zürich

Tuesday, 22 October 2024, 14:00h OSGA/EG6b

## Ferroelectric Synaptic Weights with Hafnia Superlattices

Expanding beyond traditional silicon, the integration of innovative materials into the back-end-of-line (BEOL) of CMOS circuits is essential for the advancement of Artificial Neural Networks accelerators. The hardware realization of synaptic weights necessitates the utilization of linear and reprogrammable resistive elements. Within ferroelectric tunnel junctions, resistance can be tailored by manipulating the arrangement of ferroelectric domains through electrical pulses. By partitioning ferroelectric HfZrO<sub>4</sub> into HfO<sub>2</sub>–ZrO<sub>2</sub> superlattices, the crystallization temperature falls below the 400 °C threshold required for BEOL integration. A reduction in device footprint is accompanied by a notable increase in the maximum-to-minimum conductance ratio from 7 to 32. Operating from ultrafast (20 ns) to biological (500  $\mu$ s) timescales, the synaptic plasticity is extensively characterized. Dynamic hysteresis mode, spanning up to 10<sup>11</sup> switching cycles, reveals the coexistence of ferroelectric and non-ferroelectric phenomena, such as defect rearrangement. Temperature-dependent transport measurements conducted under the linear (Ohmic) regime corroborate these findings. Additionally, the integration of superlattices into CMOS BEOL facilitates multi-level resistive switching. Demonstrating 1T-1R operation, this advancement lays the groundwork for the hardware realization of synaptic weights, enabling in-memory neuromorphic computing.